Figure 4-7: 9 Transceiver Channels and 2 PCIe HIP Blocks with PCIe x2 and x4 Channel Placement
The grayed out PCIe Hard IP block is not used in this example
Transceiver Bank
Transceiver Bank
PCIe x4
PCIe
Hard IP
PCIe
Hard IP
CMU PLL
Ch2
Ch1
Ch0
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
PCIe x2
Figure 4-8: 9 Transceiver Channels and 2 PCIe HIP Blocks with PCIe x1 Channel Placement
Transceiver Bank
Transceiver Bank
PCIe x1
PCIe x1
PCIe
Hard IP
PCIe
Hard IP
CMU PLL
CMU PLL
Ch2
Ch1
Ch0
Ch5
Master
Master
Ch3
Ch4
Ch2
Ch1
Ch0
Altera Corporation
Transceiver Protocol Configurations in Cyclone V Devices
4-9
PCIe Supported Configurations and Placement Guidelines
CV-53004
2013.10.17