Table 2-3: Main Clock Group Clocks
Constraints and Notes
Freq
uency
System Clock Name
Clock for MPU subsystem,
including CPU0 and CPU1
Main PLL C0
mpu_clk
Clock for MPU level 2 (L2) RAM
mpu_clk
/2
mpu_l2_ram_clk
Clock for MPU snoop control unit
(SCU) peripherals
, such as the general interrupt
controller (GIC)
mpu_clk
/4
mpu_periph_clk
Clock for L3 main
switch
Main PLL C1
l3_main_clk
Clock for L3 master peripherals
(MP) switch
l3_main_clk
or
l3_main_clk
/
2
l3_mp_clk
Clock for L3 slave peripherals (SP)
switch
l3_mp_clk
or
l3_mp_clk
/2
l3_sp_clk
Clock for L4 main bus
Main PLL C1
l4_main_clk
Clock for L4 MP bus
osc1_clk
/16 to 100 MHz divided
from main PLL C1 or peripheral PLL
C4
l4_mp_clk
Clock for L4 SP bus
osc1_clk
/16 to 100 MHz divided
from main PLL C1 or peripheral PLL
C4
l4_sp_clk
Clock for CoreSight
™
debug trace bus
osc1_clk
/4 to main PLL C2/2
dbg_at_clk
Clock for CoreSight
™
debug Trace Port Interface Unit
(TPIU)
osc1_clk
/16 to main PLL C2
dbg_trace_clk
Clock for the trace timestamp
generator
osc1_clk
to main PLL C2
dbg_timer_clk
Clock for Debug Access Port
(DAP) and debug peripheral bus
dbg_at_clk
/2 or
dbg_at_clk
/
4
dbg_clk
Quad SPI flash internal logic clock
Main PLL C3
main_qspi_clk
Main PLL C4
Clock Manager
Altera Corporation
cv_54002
Main Clock Group
2-8
2013.12.30