Figure 2-21: Receiver Datapath Interface Clocking for Non-Bonded Channels
RX
Phase
Compensation
FIFO
rx_coreclkin[0]
Parallel Clock (Recovered Clock)
Receiver Data
FPGA Fabric
Channel 1
Channel 0
RX
Phase
Compensation
FIFO
rx_coreclkin[1]
Parallel Clock (Recovered Clock)
Receiver Data
Receiver Data
Receiver Data
rx_clkout[1]/tx_clkout[1]
rx_clkout[0]/tx_clkout[0]
Channel 1 Receiver
Data and Status Logic
Channel 0 Receiver
Data and Status Logic
The following figure shows the receiver datapath interface of three bonded channels clocked by the
tx_clkout[0]
clock. The
tx_clkout[0]
clock is derived from the central clock divider of channel 1
or 4 of the two transceiver banks.
Figure 2-22: Receiver Datapath Interface Clocking for Three Bonded Channels
RX
Phase
Compensation
FIFO
rx_coreclkin[1]
Receiver Data
FPGA Fabric
Channel 2
Channel 1
Channel 0
rx_clkout[0]
RX
Phase
Compensation
FIFO
rx_coreclkin[2]
Parallel Clock (Recovered Clock)
Parallel Clock (Recovered Clock)
Parallel Clock (Recovered Clock)
Receiver Data
Channel 2 Receiver
Data and Status Logic
Channel 1 Receiver
Data and Status Logic
RX
Phase
Compensation
FIFO
rx_coreclkin[0]
Receiver Data
Receiver Data
Receiver Data
Receiver Data
Channel 0 Receiver
Data and Status Logic
Transceiver Clocking in Cyclone V Devices
Altera Corporation
CV-53002
Quartus II Software-Selected Receiver Datapath Interface Clock
2-26
2013.05.06