Architecture Overview
Figure 1-1: Basic Layout of Transceivers in a Cyclone V Device
This figure represents a Cyclone V device with transceivers. Other Cyclone V devices may have a different
floor plan than the one shown here.
I/O, LVDS, and Memory Interface
I/O, LVDS, and Memory Interface
I/O,
LVDS,
and
Memory
Interface
Transceiver
Channels
Fractional
PLLs
Hard
PCS
Blocks
Fractional
PLL
Fractional
PLL
Fractional
PLLs
PCIe
Hard
IP
Blocks
Hard Memory Controller
Hard Memory Controller
Core Logic Fabric and MLABs
Variable-Precision DSP Blocks
M10K Internal Memory Blocks
Distributed Memory
Transceiver
PMA
Hard
PCS
Transceiver
PMA
Hard
PCS
Transceiver
PMA
Hard
PCS
Transceiver
PMA
Hard
PCS
Clock
Networks
Transceiver
Individual Channels
The embedded high-speed clock networks in Cyclone V devices provide dedicated clocking connectivity for
the transceivers. You can also use the fractional phase-locked loop (fPLL) between the PMA and PCS to
clock the transceivers.
The embedded PCIe hard intellectual property (IP) of Cyclone V devices implements the following PCIe
protocol stacks:
• Physical interface/media access control (PHY/MAC) layer
• Data link layer
• Transaction layer
The embedded hard IP saves significant FPGA resources, reduces design risks, and reduces the time required
to achieve timing closure. The hard IP complies with the PCIe Base Specification 2.0 for Gen1 and Gen2
signaling data rates.
Related Information
•
Transceiver Clocking in Cyclone V Devices
Transceiver Architecture in Cyclone V Devices
Altera Corporation
CV-53001
Architecture Overview
1-2
2013.05.06