Figure 3-16: 27-Bit Systolic FIR Mode for Cyclone V Devices
Input
Register
Bank
dataa_y0[25..0]
dataa_z0[25..0]
dataa_x0[26..0]
COEFSELA[2..0]
Pre-Adder
+/-
Internal
Coefficient
Multiplier
Adder
+/-
Chainout adder or
accumulator
+
chainin[63..0]
chainout[63..0]
27-bit Systolic FIR
27
x
Output
Register
Bank
26
3
27
26
64
64
Document Revision History
Changes
Version
Date
• Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18
multiplier adder mode and 18 x 18 multiplier adder summed with 36
bit input for Cyclone V SE A4 from 58 to 84.
• Corrected 18 x 18 multiplier for Cyclone V SE A4 from 116 to 168.
• Corrected 9 x 9 multiplier for Cyclone V SE A4 from 174 to 252.
2014.01.10
January 2014
• Added link to the known document issues in the Knowledge Base.
• Moved all links to the Related Information section of respective topics
for easy reference.
• Updated the variable DSP blocks and multipliers counts for the
Cyclone V SX device variants.
2013.05.06
May 2013
• Added resources for Cyclone V devices.
• Updated design considerations for Cyclone V devices in operational
modes.
• Updated Figure 3-10, changed 37 to 38.
• Updated Figure 3-11, changed 37 to 38 and changed Result[36..0] to
Result [37..0].
2012.12.28
December 2012
Variable Precision DSP Blocks in Cyclone V Devices
Altera Corporation
CV-52003
Document Revision History
3-18
2014.01.10