Figure 1-5: GX/GT Devices with 12 Transceiver Channels and Two PCIe HIP Blocks
The PCIe HIP blocks are located across Ch 1 and Ch 2 of bank GXB_L0, and Ch 1 and Ch 2 of bank GXB_L2.
GXB_L1
GXB_L0
Transceiver
Bank Names
PCIe Hard IP
Note:
1. 12-channel device transceiver channels are located on
banks L0, L1, L2, and L3.
Ch 2
Ch 1
Ch 0
Ch 5
Ch 4
Ch 3
12 Ch
(1)
PCIe Hard IP
GXB_L2
Ch 2
Ch 1
Ch 0
Ch 5
Ch 4
Ch 3
GXB_L3
Transceiver Architecture in Cyclone V Devices
Altera Corporation
CV-53001
Transceiver Banks
1-6
2013.05.06