Description
Direction
Width
Signal
Write data channel valid
Output
1 bit
WVALID
Write data channel ready
Input
1 bit
WREADY
Table 5-18: Lightweight HPS-to-FPGA Bridge Master Write Response Channel Signals
Description
Direction
Width
Signal
Write response ID
Input
12 bits
BID
Write response
Input
2 bits
BRESP
Write response channel valid
Input
1 bit
BVALID
Write response channel ready
Output
1 bit
BREADY
Table 5-19: Lightweight HPS-to-FPGA Bridge Master Read Address Channel Signals
Description
Direction
Width
Signal
Read address ID
Output
12 bits
ARID
Read address
Output
21 bits
ARADDR
Burst length
Output
4 bits
ARLEN
Burst size
Output
3 bits
ARSIZE
Burst type
Output
2 bits
ARBURST
Lock type—Valid values are 00 (normal access) and
01 (exclusive access)
Output
2 bits
ARLOCK
Cache policy type
Output
4 bits
ARCACHE
Protection type
Output
3 bits
ARPROT
Read address channel valid
Output
1 bit
ARVALID
Read address channel ready
Input
1 bit
ARREADY
Table 5-20: Lightweight HPS-to-FPGA Bridge Master Read Data Channel Signals
Description
Direction
Width
Signal
Read ID
Input
12 bits
RID
Read data
Input
32 bits
RDATA
Read response
Input
2 bits
RRESP
HPS-FPGA AXI Bridges
Altera Corporation
cv_54005
Lightweight HPS-to-FPGA Bridge Master Signals
5-12
2013.12.30