![Altera Cyclone V Device Handbook Download Page 109](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791109.webp)
Mixing Voltage-Referenced and Non-Voltage Referenced I/O Standards
An I/O bank can support voltage-referenced and non-voltage-referenced pins by applying each of the rule
sets individually.
Examples:
• An I/O bank can support SSTL-18 inputs and outputs, and 1.8 V inputs and outputs with a 1.8 V V
CCIO
and a 0.9 V V
REF
.
• An I/O bank can support 1.5 V standards, 1.8 V inputs (but not outputs), and 1.5 V HSTL I/O standards
with a 1.5 V V
CCIO
and 0.75 V V
REF
.
PLLs and Clocking
The Cyclone V device family supports fractional PLLs on each side of the device. You can use fractional
PLLs to reduce the number of oscillators and the clock pins used in the FPGA by synthesizing multiple clock
frequencies from a single reference clock source.
The corner fractional PLLs can drive the LVDS receiver and driver channels. However, the clock tree network
cannot cross over to different I/O regions. For example, the top left corner fractional PLL cannot cross over
to drive the LVDS receiver and driver channels on the top right I/O bank. The Quartus II compiler
automatically checks the design and issues an error message if the guidelines are not followed.
Related Information
•
High-Speed Differential I/O Locations
on page 5-52
PLL locations that are available for each device.
•
Guideline: Use PLLs in Integer PLL Mode for LVDS
on page 5-12
Guideline: Use PLLs in Integer PLL Mode for LVDS
To drive the LVDS channels, you must use the PLLs in integer PLL mode. The corner PLLs can drive the
LVDS receiver and transmitter channels.
Guideline: Reference Clock Restriction for LVDS Application
You must use the dedicated reference clock pin of the same I/O bank used by the data channel. For I/O
banks without a dedicated reference clock pin, use the reference clock pin in the I/O bank listed in the
following table.
I/O Features in Cyclone V Devices
Altera Corporation
CV-52005
Mixing Voltage-Referenced and Non-Voltage Referenced I/O Standards
5-12
2014.01.10