Figure 5-28: LVPECL DC-Coupled Termination
Z
0
= 50 Ω
Z
0
= 50 Ω
100 Ω
LVPECL
Output Buffer
LVPECL
Input Buffer
For information about the V
ICM
specification, refer to the device datasheet.
Related Information
Dedicated High-Speed Circuitries
The Cyclone V device has dedicated circuitries for differential transmitter and receiver to transmit or receive
high-speed differential signals.
Table 5-34: Features and Dedicated Circuitries of the Differential Transmitter and Receiver
Differential Receiver
Differential Transmitter
Feature
LVDS, SLVS, mini-LVDS, and RSDS
LVDS, mini-LVDS, and RSDS
True differential buffer
Up to 10 bit deserializer
Up to 10 bit serializer
SERDES
Generates different phases of a clock for data
synchronizer
Clocks the load and shift
registers
Fractional PLL
—
Statically assignable
Programmable V
OD
—
Boosts output current
Programmable pre-emphasis
Inserts bit latencies into serial data
—
Data realignment block (Bit-
slip)
Manual
—
Skew adjustment
100 Ω in LVDS and SLVS standards
—
On-chip termination (OCT)
Related Information
Guideline: Use PLLs in Integer PLL Mode for LVDS
on page 5-12
High-Speed Differential I/O Locations
The following figures show the locations of the dedicated serializer/deserializer (SERDES) circuitry and the
high-speed I/Os in the Cyclone V devices.
I/O Features in Cyclone V Devices
Altera Corporation
CV-52005
Dedicated High-Speed Circuitries
5-52
2014.01.10