![Altera Cyclone V Device Handbook Download Page 114](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791114.webp)
Figure 5-4: Phase Relationship for External PLL Interface Signals
D1
D2
D3
D4
D5
D6
D7
D8
D9
D10
inclk0
RX serial data
D1
D2
D3
D4
D5
D6
D7
D8
D9
D10
TX serial data
VCO clk
(internal PLL clk)
outclk0
(-180° phase shift)
outclk1
(288° phase shift)
outclk2
(-18° phase shift)
tx_outclk
Connection between Altera_PLL and ALTLVDS
Figure 5-5: LVDS Interface with the Altera_PLL Megafunction
This figure shows the connections between the Altera_PLL and ALTLVDS megafunction.
D
Q
D
Q
Transmitter
Core Logic
tx_coreclk
LVDS Transmitter
(ALTLVDS)
LVDS Receiver
(ALTLVDS)
rx_inclock
Receiver
Core Logic
rx_coreclk
rx_enable
pll_areset
rx_out
tx_inclock
tx_enable
tx_in
Altera_PLL
inclk0
pll_areset
outclk0
outclk2
outclk1
locked
FPGA Fabric
When generating the Altera_PLL megafunction, the Left/Right PLL option is configured to set up the PLL
in LVDS mode. Instantiation of
pll_areset
is optional.
Guideline: Use the Same V
CCPD
for All I/O Banks in a Group
In the Cyclone V devices, all I/O banks have individual V
CCPD
except the following I/O bank groups, which
share V
CCPD
in each group:
• Banks 1A (if available) and 2A
• Banks 3B and 4A
• Banks 7A and 8A
Altera Corporation
I/O Features in Cyclone V Devices
5-17
Connection between Altera_PLL and ALTLVDS
CV-52005
2014.01.10