![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 99](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847099.webp)
Table 7-2. Module operation in low power modes (continued)
Modules
VLPR
VLPW
Stop
VLPS
LLS
VLLSx
ADC internal
clock only in
CPO
FF
HS or LS
compare in CPO
FF
HS or LS
compare
FF in PSTOP2
HS or LS
compare
LS compare
LS compare in
VLLS1/3, OFF in
VLLS0
6-bit DAC
FF
static in CPO
FF
static
FF in PSTOP2
static
static
static, OFF in
VLLS0
12-bit DAC
FF
static in CPO
FF
static
FF in PSTOP2
static
static
static, OFF in
VLLS0
Internal Voltage
Reference
(VREF)
FF
static in CPO
FF
static
FF in PSTOP2
static
static
static, OFF in
VLLS0
Human-machine interfaces
GPIO
FF
IOPORT write
only in CPO
FF
static output,
wakeup input
FF in PSTOP2
static output,
wakeup input
static, pins
latched
OFF, pins
latched
1. Using the LLWU module, the external pins available for this chip do not require the associated peripheral function to be
enabled. It only requires the function controlling the pin (GPIO or peripheral) to be configured as an input to allow a
transition to occur to the LLWU.
2. Since LPO clock source is disabled, filters will be bypassed during VLLS0.
3. STOPCTRL[PORPO] in the SMC module controls this option.
4. LPO clock source is not available in VLLS0. Also, to use system OSC in VLLS0 it must be configured for bypass (external
clock) operation. Pulse counting is available in all modes.
5. In VLLS0 the only clocking option is from RTC_CLKIN.
6. CMP in stop or VLPS supports high speed or low speed external pin to pin or external pin to DAC compares. CMP in LLS
or VLLSx only supports low speed external pin to pin or external pin to DAC compares.
Chapter 7 Power Management
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
99