![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 337](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847337.webp)
Table 23-2. ADC0 channel assignment (continued)
ADC channel
(SC1n[ADCH])
Channel
Input signal (SC1n[DIFF]=
1)
Input signal (SC1n[DIFF]=
0)
10100
AD20
Reserved
Reserved
10101
AD21
Reserved
Reserved
10110
AD22
Reserved
Reserved
10111
AD23
Reserved
12-bit DAC0 Output/
ADC0_SE23
11000
AD24
Reserved
Reserved
11001
AD25
Reserved
Reserved
11010
AD26
Temperature Sensor (Diff)
Temperature Sensor (S.E)
11011
AD27
Bandgap (S.E)
11100
AD28
Reserved
Reserved
11101
AD29
VREFH (Diff)
VREFH (S.E)
11110
AD30
Reserved
VREFL
11111
AD31
Module Disabled
Module Disabled
1. ADCx_CFG2[MUXSEL] bit selects between ADCx_SEn channels a and b. Refer to MUXSEL description in ADC chapter
for details.
2. This is the PMC bandgap 1V reference voltage. Prior to reading from this ADC channel, ensure that you enable the
bandgap buffer by setting the PMC_REGSC[BGBE] bit. Refer to the device data sheet for the bandgap voltage (V
BG
)
specification.
23.1.4 ADC analog supply and reference connections
This device includes dedicated VDDA and VSSA pins.
This device contains dedicated VREFH and VREFL pins on 64-pin and 48-pin packages.
Both VREFH and VREFL pads are internally connected to VDDA and VSSA
respectively on 36-pin and lower devices.
The output of On-chip 1.2V high precision voltage reference VREF_OUT shares with
VREFH on 64-pin and 48-pin packages. When VREF_OUT is enabled, this pin needs to
connect a capacitor to ground.
23.1.5 Alternate clock
For this device, the alternate clock is connected to the external reference clock
(OSCERCLK).
NOTE
This clock option is only usable when OSCERCLK is in the
MHz range. A system with OSCERCLK in the kHz range has
Chapter 23 Analog-to-Digital Converter (ADC)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
337