![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 412](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847412.webp)
24.9.1 Voltage reference source select
• V
in1
connects to the primary voltage source as supply reference of 64 tap resistor
ladder
• V
in2
connects to an alternate voltage source
24.10 DAC resets
This module has a single reset input, corresponding to the chip-wide peripheral reset.
24.11 DAC clocks
This module has a single clock input, the bus clock.
24.12 DAC interrupts
This module has no interrupts.
24.13 CMP Trigger Mode
CMP and DAC are configured to CMP Trigger mode when CMP_CR1[TRIGM] is set to
1.
In addition, the CMP must be enabled. If the DAC is to be used as a reference to the
CMP, it must also be enabled.
CMP Trigger mode depends on an external timer resource to periodically enable the
CMP and 6-bit DAC in order to generate a triggered compare.
Upon setting TRIGM, the CMP and DAC are placed in a standby state until an external
timer resource trigger is received.
DAC resets
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
412
Freescale Semiconductor, Inc.