![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 168](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847168.webp)
12.3.18 COP Control Register (SIM_COPC)
All of the bits in this register can be written only once after a reset, writing this register
will also reset the COP counter.
Address: 4004_7000h base + 1100h offset = 4004_8100h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
1
1
0
0
SIM_COPC field descriptions
Field
Description
31–8
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
7–6
COPCLKSEL
COP Clock Select
This write-once field selects the clock source of the COP watchdog.
00
LPO clock (1 kHz)
01
MCGIRCLK
10
OSCERCLK
11
Bus clock
5
COPDBGEN
COP Debug Enable
0
COP is disabled and the counter is reset in Debug mode
1
COP is enabled in Debug mode
4
COPSTPEN
COP Stop Enable
0
COP is disabled and the counter is reset in Stop modes
1
COP is enabled in Stop modes
3–2
COPT
COP Watchdog Timeout
This write-once field selects the timeout period of the COP. COPT along with the COPCLKS field define
the COP timeout period.
00
COP disabled
Table continues on the next page...
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
168
Freescale Semiconductor, Inc.