![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 336](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847336.webp)
23.1.2 DMA Support on ADC
Applications may require continuous sampling of the ADC that may have considerable
load on the CPU. The ADC supports DMA request functionality for higher performance
when the ADC is sampled at a very high rate. The ADC can trigger the DMA (via DMA
req) on conversion completion.
23.1.3 ADC0 connections/channel assignment
NOTE
As indicated by the following sections, each ADCx_DPx input
and certain ADCx_DMx inputs may operate as single-ended
ADC channels in single-ended mode.
Table 23-2. ADC0 channel assignment
ADC channel
(SC1n[ADCH])
Channel
Input signal (SC1n[DIFF]=
1)
Input signal (SC1n[DIFF]=
0)
00000
DAD0
ADC0_DP0 and ADC0_DM0
ADC0_DP0/ADC0_SE0
00001
DAD1
ADC0_DP1 and ADC0_DM1
ADC0_DP1/ADC0_SE1
00010
DAD2
ADC0_DP2 and ADC0_DM2
ADC0_DP2/ADC0_SE2
00011
DAD3
ADC0_DP3 and ADC0_DM3
ADC0_DP3/ADC0_SE3
00100
AD4a
Reserved
ADC0_DM0/ADC0_SE4a
00101
AD5a
Reserved
ADC0_DM1/ADC0_SE5a
00110
AD6a
Reserved
ADC0_DM2/ADC0_SE6a
00111
AD7a
Reserved
ADC0_DM3/ADC0_SE7a
00100
AD4b
Reserved
ADC0_SE4b
00101
AD5b
Reserved
ADC0_SE5b
00110
AD6b
Reserved
ADC0_SE6b
00111
AD7b
Reserved
ADC0_SE7b
01000
AD8
Reserved
ADC0_SE8
01001
AD9
Reserved
ADC0_SE9
01010
AD10
Reserved
Reserved
01011
AD11
Reserved
ADC0_SE11
01100
AD12
Reserved
ADC0_SE12
01101
AD13
Reserved
ADC0_SE13
01110
AD14
Reserved
ADC0_SE14
01111
AD15
Reserved
ADC0_SE15
10000
AD16
Reserved
Reserved
10001
AD17
Reserved
Reserved
10010
AD18
Reserved
Reserved
10011
AD19
Reserved
Reserved
Table continues on the next page...
Chip-specific ADC information
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
336
Freescale Semiconductor, Inc.