![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 625](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847625.webp)
I2Cx_SMB field descriptions (continued)
Field
Description
1
SHTF2
SCL High Timeout Flag 2
This bit sets when SCL is held high and SDA is held low more than clock × LoValue / 512. Software clears
this bit by writing 1 to it.
0
No SCL high and SDA low timeout occurs
1
SCL high and SDA low timeout occurs
0
SHTF2IE
SHTF2 Interrupt Enable
Enables SCL high and SDA low timeout interrupt.
0
SHTF2 interrupt is disabled
1
SHTF2 interrupt is enabled
36.4.10 I2C Address Register 2 (I2Cx_A2)
Address: Base a 9h offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
1
1
0
0
0
0
1
0
I2Cx_A2 field descriptions
Field
Description
7–1
SAD
SMBus Address
Contains the slave address used by the SMBus. This field is used on the device default address or other
related addresses.
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
36.4.11 I2C SCL Low Timeout Register High (I2Cx_SLTH)
Address: Base a Ah offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
I2Cx_SLTH field descriptions
Field
Description
SSLT[15:8]
SSLT[15:8]
Most significant byte of SCL low timeout value that determines the timeout period of SCL low.
Chapter 36 Inter-Integrated Circuit (I2C)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
625