![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 156](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847156.webp)
12.3.8 System Clock Gating Control Register 4 (SIM_SCGC4)
Address: 4004_7000h base + 1034h offset = 4004_8034h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
SIM_SCGC4 field descriptions
Field
Description
31–28
Reserved
This field is reserved.
This read-only field is reserved and always has the value 1.
27–24
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
23
SPI1
SPI1 Clock Gate Control
Controls the clock gate to the SPI1 module.
0
Clock disabled
1
Clock enabled
22
SPI0
SPI0 Clock Gate Control
Controls the clock gate to the SPI0 module.
0
Clock disabled
1
Clock enabled
21
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
20
VREF
VREF Clock Gate Control
Controls the clock gate to the VREF module.
0
Clock disabled
1
Clock enabled
19
CMP0
Comparator Clock Gate Control
Controls the clock gate to the comparator module.
Table continues on the next page...
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
156
Freescale Semiconductor, Inc.