![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 438](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847438.webp)
MCG_SC field descriptions (continued)
Field
Description
3–1
FCRDIV
Low-frequency Internal Reference Clock Divider
Selects the factor value to divide the LIRC source.
000
Division factor is 1.
001
Division factor is 2.
010
Division factor is 4.
011
Division factor is 8.
100
Division factor is 16.
101
Division factor is 32.
110
Division factor is 64.
111
Division factor is 128.
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
27.2.5 MCG Miscellaneous Control Register (MCG_MC)
Address: 4006_4000h base + 18h offset = 4006_4018h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
MCG_MC field descriptions
Field
Description
7
HIRCEN
High-frequency IRC Enable
Enables the HIRC, even when MCG_Lite is not working at HIRC mode.
0
HIRC source is not enabled.
1
HIRC source is enabled.
6–3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
LIRC_DIV2
Second Low-frequency Internal Reference Clock Divider
Selects the factor value to further divide the LIRC source.
000
Division factor is 1.
001
Division factor is 2.
010
Division factor is 4.
011
Division factor is 8.
100
Division factor is 16.
101
Division factor is 32.
110
Division factor is 64.
111
Division factor is 128.
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
438
Freescale Semiconductor, Inc.