![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 551](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847551.webp)
33.5.11 Address register (USBx_ADDR)
Holds the unique USB address that the USB module decodes when in Peripheral mode
(HOSTMODEEN=0). CTL[USBENSOFEN] must be 1. The Address register is reset to
0x00 after the reset input becomes active or the USB module decodes a USB reset signal.
This action initializes the Address register to decode address 0x00 as required by the
USB specification.
Address: 4007_2000h base + 98h offset = 4007_2098h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
USBx_ADDR field descriptions
Field
Description
7
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
ADDR
USB Address
Defines the USB address that the USB module decodes in peripheral mode.
33.5.12 BDT Page register 1 (USBx_BDTPAGE1)
Provides address bits 15 through 9 of the base address where the current Buffer
Descriptor Table (BDT) resides in system memory. See
bit BDT Base Address is always aligned on 512-byte boundaries, so bits 8 through 0 of
the base address are always zero.
Address: 4007_2000h base + 9Ch offset = 4007_209Ch
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
Chapter 33 Universal Serial Bus (USB) FS Subsystem
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
551