![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 471](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847471.webp)
TPMx_POL field descriptions (continued)
Field
Description
3
POL3
Channel 3 Polarity
0
The channel polarity is active high.
1
The channel polarity is active low.
2
POL2
Channel 2 Polarity
0
The channel polarity is active high.
1
The channel polarity is active low.
1
POL1
Channel 1 Polarity
0
The channel polarity is active high.
1
The channel polarity is active low.
0
POL0
Channel 0 Polarity
0
The channel polarity is active high.
1
The channel polarity is active low.
29.4.8 Configuration (TPMx_CONF)
This register selects the behavior in debug and wait modes and the use of an external
global time base.
Address: Base a 84h offset
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TPMx_CONF field descriptions
Field
Description
31–28
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
Table continues on the next page...
Chapter 29 Timer/PWM Module (TPM)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
471