![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 764](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847764.webp)
FLEXIO_TIMCTLn field descriptions (continued)
Field
Description
01
Dual 8-bit counters baud/bit mode.
10
Dual 8-bit counters PWM mode.
11
Single 16-bit counter mode.
39.3.18 Timer Configuration N Register (FLEXIO_TIMCFGn)
The options to enable or disable the timer using the Timer N-1 enable or disable are
reserved when N is evenly divisible by 4 (eg: Timer 0).
Address: 4005_F000h base + 480h (4d × i), where i=0d to 3d
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
FLEXIO_TIMCFGn field descriptions
Field
Description
31–26
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
25–24
TIMOUT
Timer Output
Configures the initial state of the Timer Output and whether it is affected by the Timer reset.
00
Timer output is logic one when enabled and is not affected by timer reset
01
Timer output is logic zero when enabled and is not affected by timer reset
10
Timer output is logic one when enabled and on timer reset
11
Timer output is logic zero when enabled and on timer reset
23–22
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
21–20
TIMDEC
Timer Decrement
Configures the source of the Timer decrement and the source of the Shift clock.
00
Decrement counter on FlexIO clock, Shift clock equals Timer output.
01
Decrement counter on Trigger input (both edges), Shift clock equals Timer output.
Table continues on the next page...
Memory Map and Registers
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
764
Freescale Semiconductor, Inc.