![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 98](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847098.webp)
Table 7-2. Module operation in low power modes (continued)
Modules
VLPR
VLPW
Stop
VLPS
LLS
VLLSx
UART2
62.5 kbit/s
static, wakeup
on edge in CPO
62.5 kbit/s
static, wakeup
on edge
FF in PSTOP2
static, wakeup
on edge
static
OFF
SPI0 (without
FIFO)
master mode
500 kbit/s,
slave mode 250
kbit/s
static, slave
mode receive in
CPO
master mode
500 kbit/s,
slave mode 250
kbit/s
static, slave
mode receive
FF in PSTOP2
static, slave
mode receive
static
OFF
SPI1 (with FIFO) master mode 2
Mbit/s,
slave mode 1
Mbit/s
static, slave
mode receive in
CPO
master mode 2
Mbit/s,
slave mode 1
Mbit/s
static, slave
mode receive
static, slave
mode receive
static
OFF
I
2
C0
100 kbit/s
static, address
match wakeup
in CPO
100 kbit/s
static, address
match wakeup
static, address
match wakeup
static
OFF
I
2
C1
100 kbit/s
static, address
match wakeup
in CPO
100 kbit/s
static, address
match wakeup
static, address
match wakeup
static
OFF
I
2
S
FF
Async operation
in CPO
FF
Async operation
FF in PSTOP2
Async operation
static
OFF
FlexIO
FF
FF
FF
FF
static
OFF
Timers
TPM
FF
Async operation
in CPO
FF
Async operation
FF in PSTOP2
Async operation
static
OFF
PIT
FF
static in CPO
FF
static
static
static
OFF
LPTMR
FF
FF
Async operation
FF in PSTOP2
Async operation Async operation
Async
RTC
FF
Async operation
in CPO
FF
Async operation
FF in PSTOP2
Async operation Async operation
Async
Analog
16-bit ADC
FF
FF
ADC internal
clock only
FF in PSTOP2
ADC internal
clock only
static
OFF
Table continues on the next page...
Module operation in low-power modes
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
98
Freescale Semiconductor, Inc.