![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 491](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847491.webp)
PIT_MCR field descriptions (continued)
Field
Description
0
FRZ
Freeze
Allows the timers to be stopped when the device enters the Debug mode.
0
Timers continue to run in Debug mode.
1
Timers are stopped in Debug mode.
30.4.2 PIT Upper Lifetime Timer Register (PIT_LTMR64H)
This register is intended for applications that chain timer 0 and timer 1 to build a 64-bit
lifetimer.
Access: User read only
Address: 4003_7000h base + E0h offset = 4003_70E0h
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
PIT_LTMR64H field descriptions
Field
Description
LTH
Life Timer value
Shows the timer value of timer 1. If this register is read at a time t1, LTMR64L shows the value of timer 0
at time t1.
30.4.3 PIT Lower Lifetime Timer Register (PIT_LTMR64L)
This register is intended for applications that chain timer 0 and timer 1 to build a 64-bit
lifetimer.
To use LTMR64H and LTMR64L, timer 0 and timer 1 need to be chained. To obtain the
correct value, first read LTMR64H and then LTMR64L. LTMR64H will have the value
of CVAL1 at the time of the first access, LTMR64L will have the value of CVAL0 at the
time of the first access, therefore the application does not need to worry about carry-over
effects of the running counter.
Access: User read only
Chapter 30 Periodic Interrupt Timer (PIT)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
491