![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 827](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847827.webp)
GPIOx_PCOR field descriptions (continued)
Field
Description
Writing to this register will update the contents of the corresponding bit in the Port Data Output Register
(PDOR) as follows:
0
Corresponding bit in PDORn does not change.
1
Corresponding bit in PDORn is cleared to logic 0.
41.3.4 Port Toggle Output Register (GPIOx_PTOR)
Address: Base a Ch offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
0
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
GPIOx_PTOR field descriptions
Field
Description
PTTO
Port Toggle Output
Writing to this register will update the contents of the corresponding bit in the PDOR as follows:
0
Corresponding bit in PDORn does not change.
1
Corresponding bit in PDORn is set to the inverse of its existing logic state.
41.3.5 Port Data Input Register (GPIOx_PDIR)
NOTE
Do not modify pin configuration registers associated with pins
not available in your selected package. All unbonded pins not
available in your package will default to DISABLE state for
lowest power consumption.
Address: Base a 10h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Chapter 41 General-Purpose Input/Output (GPIO)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
827