![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 806](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847806.webp)
40.4.10 SAI Receive Configuration 3 Register (I2Sx_RCR3)
Address: 4002_F000h base + 8Ch offset = 4002_F08Ch
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
I2Sx_RCR3 field descriptions
Field
Description
31–24
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
23–17
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
16
RCE
Receive Channel Enable
Enables the corresponding data channel for receive operation. A channel must be enabled before its FIFO
is accessed. Changing this field will take effect immediately for generating the FIFO request and warning
flags, but at the end of each frame for receive operation.
0
Receive data channel N is disabled.
1
Receive data channel N is enabled.
15–1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
0
WDFL
Word Flag Configuration
Configures which word the start of word flag is set. The value written should be one less than the word
number (for example, write zero to configure for the first word in the frame). When configured to a value
greater than the Frame Size field, then the start of word flag is never set.
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
806
Freescale Semiconductor, Inc.