![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 843](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847843.webp)
NOTE
Any wait states inserted by the slave device are simply passed
through the BME back to the master input bus, stalling the
AHB transaction cycle for cycle.
A generic timing diagram of a decorated load showing an unsigned peripheral bit field
operation is shown in the following figure.
1
2
3
4
5..v_wxyz
next
next
next
next
next
400v_wxyz
ubfx
rdata
5..v_wxyz
next
rdata
Figure 42-8. Decorated load: unsigned bit field insert timing diagram
The decorated unsigned bit field extract follows the same execution template shown in
the above figure, a 2-cycle read operation:
• Cycle x, 1st AHB address phase: Read from input bus is translated into a read
operation on the output bus with the actual memory address (with the decoration
removed) and then captured in a register
• Cycle x+1, 2nd AHB address phase: Idle cycle
Chapter 42 Bit Manipulation Engine (BME)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
843