![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 501](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847501.webp)
Chapter 31
Low-Power Timer (LPTMR)
31.1 Chip-specific LPTMR information
31.1.1 LPTMR instantiation information
The low-power timer (LPTMR) allows operation during all power modes. The LPTMR
can operate as a real-time interrupt or pulse accumulator. It includes a 2
N
prescaler (real-
time interrupt mode) or glitch filter (pulse accumulator mode).
The LPTMR can be clocked from the internal reference clock, the internal 1 kHz LPO,
OSCERCLK, or an external 32.768 kHz crystal.
An interrupt is generated (and the counter may reset) when the counter equals the value
in the 16-bit compare register.
31.1.2 LPTMR pulse counter input options
LPTMR_CSR[TPS] configures the input source used in pulse counter mode. The
following table shows the chip-specific input assignments for this field.
LPTMR_CSR[TPS]
Pulse counter input number
Chip input
00
0
CMP0 output
01
1
LPTMR_ALT1 pin
10
2
LPTMR_ALT2 pin
11
3
LPTMR_ALT3 pin
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
501