![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 709](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847709.webp)
38.5.1 Transmitter
SHIFT DIRECTION
PARITY
GENERATION
PE
PT
TRANSMITTER CONTROL
M
MSBF
INTERNAL BUS
Tx port en
Tx input buffer en
Tx output buffer en
S
TOP
TXINV
TxD Pin Control
S
TAR
T
BAUDRATE GENERATE
MODULE
CLOCK
SBR12:0
BRFA4:0
VARIABLE 12-BIT TRANSMIT
SHIFT REGISTER
M10
TXDIR
SBK
TE
DMA Done
7816 LOGIC
TxD
IRQ / DMA
LOGIC
DMA Requests
IRQ Requests
TxD
LOOP
CONTROL
LOOPS
RSRC
UART DATA REGISTER (UART_D)
Figure 38-1. Transmitter Block Diagram
38.5.1.1 Transmitter character length
The UART transmitter can accommodate either 8, 9, or 10-bit data characters. The state
of the C1[M] and C1[PE] bits and the C4[M10] bit determine the length of data
characters. When transmitting 9-bit data, bit C3[T8] is the ninth bit (bit 8).
Chapter 38 Universal Asynchronous Receiver/Transmitter(UART)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
709