![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 270](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847270.webp)
LLWU_PE2 field descriptions (continued)
Field
Description
10
External input pin enabled with falling edge detection
11
External input pin enabled with any change detection
5–4
WUPE6
Wakeup Pin Enable For LLWU_P6
Enables and configures the edge detection for the wakeup pin.
00
External input pin disabled as wakeup input
01
External input pin enabled with rising edge detection
10
External input pin enabled with falling edge detection
11
External input pin enabled with any change detection
3–2
WUPE5
Wakeup Pin Enable For LLWU_P5
Enables and configures the edge detection for the wakeup pin.
00
External input pin disabled as wakeup input
01
External input pin enabled with rising edge detection
10
External input pin enabled with falling edge detection
11
External input pin enabled with any change detection
WUPE4
Wakeup Pin Enable For LLWU_P4
Enables and configures the edge detection for the wakeup pin.
00
External input pin disabled as wakeup input
01
External input pin enabled with rising edge detection
10
External input pin enabled with falling edge detection
11
External input pin enabled with any change detection
18.4.3 LLWU Pin Enable 3 register (LLWU_PE3)
LLWU_PE3 contains the field to enable and select the edge detect type for the external
wakeup input pins LLWU_P11–LLWU_P8.
NOTE
This register is reset on Chip Reset not VLLS and by reset
types that trigger Chip Reset not VLLS. It is unaffected by reset
types that do not trigger Chip Reset not VLLS. See the
Address: 4007_C000h base + 2h offset = 4007_C002h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
Memory map/register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
270
Freescale Semiconductor, Inc.