![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 294](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847294.webp)
Table 20-1. DMA request sources - MUX 0 (continued)
Source
number
Source module
Source description
Async DMA
capable
15
I
2
S0
Transmit
Yes
16
SPI0
Receive
17
SPI0
Transmit
18
SPI1
Receive
19
SPI1
Transmit
20
Reserved
—
21
Reserved
—
22
I
2
C0
23
I
2
C1
24
TPM0
Channel 0
Yes
25
TPM0
Channel 1
Yes
26
TPM0
Channel 2
Yes
27
TPM0
Channel 3
Yes
28
TPM0
Channel 4
Yes
29
TPM0
Channel 5
Yes
30
Reserved
—
31
Reserved
—
32
TPM1
Channel 0
Yes
33
TPM1
Channel 1
Yes
34
TPM2
Channel 0
Yes
35
TPM2
Channel 1
Yes
36
Reserved
—
37
Reserved
—
38
Reserved
—
39
Reserved
—
40
ADC0
Yes
41
Reserved
—
42
CMP0
Yes
43
Reserved
—
44
Reserved
—
45
DAC0
—
46
Reserved
—
47
Reserved
—
48
Reserved
—
49
Port control module
Port A
Yes
50
Reserved
—
51
Port control module
Port C
Yes
52
Port control module
Port D
Yes
53
Reserved
—
Table continues on the next page...
Chip-specific DMAMUX information
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
294
Freescale Semiconductor, Inc.