![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 823](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847823.webp)
41.2.3 GPIO signal descriptions
Table 41-2. GPIO signal descriptions
GPIO signal descriptions
Description
I/O
PORTA31–PORTA0
General-purpose input/output
I/O
PORTB31–PORTB0
General-purpose input/output
I/O
PORTC31–PORTC0
General-purpose input/output
I/O
PORTD31–PORTD0
General-purpose input/output
I/O
PORTE31–PORTE0
General-purpose input/output
I/O
NOTE
Not all pins within each port are implemented on each device.
See the chapter on signal multiplexing for the number of GPIO
ports available in the device.
41.2.3.1 Detailed signal description
Table 41-3. GPIO interface-detailed signal descriptions
Signal
I/O
Description
PORTA31–PORTA0
PORTB31–PORTB0
PORTC31–PORTC0
PORTD31–PORTD0
PORTE31–PORTE0
I/O
General-purpose input/output
State meaning
Asserted: The pin is logic 1.
Deasserted: The pin is logic 0.
Timing
Assertion: When output, this
signal occurs on the rising-
edge of the system clock. For
input, it may occur at any time
and input may be asserted
asynchronously to the system
clock.
Deassertion: When output,
this signal occurs on the
rising-edge of the system
clock. For input, it may occur
at any time and input may be
asserted asynchronously to
the system clock.
NOTE
Not all pins within each port are implemented on each device.
See the chapter on signal multiplexing for the number of GPIO
ports available in the device.
Chapter 41 General-Purpose Input/Output (GPIO)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
823