![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 152](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847152.webp)
SIM_SOPT5 field descriptions
Field
Description
31–20
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
19
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
18
UART2ODE
UART2 Open Drain Enable
0
Open drain is disabled on UART2
1
Open drain is enabled on UART2
17
LPUART1ODE
LPUART1 Open Drain Enable
0
Open drain is disabled on LPUART1.
1
Open drain is enabled on LPUART1
16
LPUART0ODE
LPUART0 Open Drain Enable
0
Open drain is disabled on LPUART0.
1
Open drain is enabled on LPUART0.
15–7
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
6
LPUART1RXSRC
LPUART1 Receive Data Source Select
Selects the source for the LPUART1 receive data.
0
LPUART1_RX pin
1
CMP0 output
5–4
LPUART1TXSRC
LPUART1 Transmit Data Source Select
Selects the source for the LPUART1 transmit data.
00
LPUART1_TX pin
01
LPUART1_TX pin modulated with TPM1 channel 0 output
10
LPUART1_TX pin modulated with TPM2 channel 0 output
11
Reserved
3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
2
LPUART0RXSRC
LPUART0 Receive Data Source Select
Selects the source for the LPUART0 receive data.
0
LPUART_RX pin
1
CMP0 output
LPUART0TXSRC LPUART0 Transmit Data Source Select
Selects the source for the LPUART0 transmit data.
00
LPUART0_TX pin
01
LPUART0_TX pin modulated with TPM1 channel 0 output
10
LPUART0_TX pin modulated with TPM2 channel 0 output
11
Reserved
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
152
Freescale Semiconductor, Inc.