![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 434](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847434.webp)
27.1.2 Block diagram
The block diagram of MCG_Lite is as follows.
USB
HIRC
48 MHz
LIRC
8 MHz /
2 MHz
OSC
LIRC
DIV1
LIRC
DIV2
MCG_Lite
Glitchless
Clock Switcher
IRCS
FCRDIV
IRCS
CLKS
TRIMs
HIRCEN
TRIMs
IRCLKEN
IREFSTEN
EREFS0
HGO0 / RANGE0
CLKST OSCINIT
LIRC_DIV2
Crystal
OSC
EXTAL
PAD
LIRC_CLK
MCGIRCLK
LIRC_DIV1_CLK
MCGOUTCLK
MCGPCLK
Figure 27-1. MCG_Lite block diagram
27.2 Memory map and register definition
The MCG_Lite module contains several fields for selecting the clock source and the
dividers for various module clocks.
NOTE
The MCG_Lite registers can be written only in supervisor
mode. Write accesses in user mode are blocked and will result
in a bus error.
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
434
Freescale Semiconductor, Inc.