![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 245](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847245.webp)
PMC_LVDSC1 field descriptions (continued)
Field
Description
4
LVDRE
Low-Voltage Detect Reset Enable
This write-once bit enables LVDF events to generate a hardware reset. Additional writes are ignored.
0
LVDF does not generate hardware resets
1
Force an MCU reset when LVDF = 1
3–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
LVDV
Low-Voltage Detect Voltage Select
Selects the LVD trip point voltage (V
LVD
).
00
Low trip point selected (V
LVD
= V
LVDL
)
01
High trip point selected (V
LVD
= V
LVDH
)
10
Reserved
11
Reserved
15.5.2 Low Voltage Detect Status And Control 2 register
(PMC_LVDSC2)
This register contains status and control bits to support the low voltage warning function.
While the device is in the very low power or low leakage modes, the LVD system is
disabled regardless of LVDSC2 settings.
See the device's data sheet for the exact LVD trip voltages.
NOTE
The LVW trip voltages depend on LVWV and LVDV.
NOTE
LVWV is reset solely on a POR Only event. The other fields of
the register are reset on Chip Reset Not VLLS. For more
information about these reset types, refer to the Reset section
details.
Address: 4007_D000h base + 1h offset = 4007_D001h
Bit
7
6
5
4
3
2
1
0
Read
0
Write
Reset
0
0
0
0
0
0
0
0
Chapter 15 Power Management Controller (PMC)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
245