![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 415](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847415.webp)
DAC memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4003_F000 DAC Data Low Register (DAC0_DAT0L)
8
R/W
00h
4003_F001 DAC Data High Register (DAC0_DAT0H)
8
R/W
00h
4003_F002 DAC Data Low Register (DAC0_DAT1L)
8
R/W
00h
4003_F003 DAC Data High Register (DAC0_DAT1H)
8
R/W
00h
4003_F020 DAC Status Register (DAC0_SR)
8
R/W
4003_F021 DAC Control Register (DAC0_C0)
8
R/W
00h
4003_F022 DAC Control Register 1 (DAC0_C1)
8
R/W
00h
4003_F023 DAC Control Register 2 (DAC0_C2)
8
R/W
01h
25.4.1 DAC Data Low Register (DACx_DATnL)
Address: 4003_F000h base + 0h (2d × i), where i=0d to 1d
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
DACx_DATnL field descriptions
Field
Description
DATA0
DATA0
When the DAC buffer is not enabled, DATA[11:0] controls the output voltage based on the following
formula: V
out
= V
in
* (1 + DACDAT0[11:0])/4096
When the DAC buffer is enabled, DATA is mapped to the 16-word buffer.
25.4.2 DAC Data High Register (DACx_DATnH)
Address: 4003_F000h base + 1h (2d × i), where i=0d to 1d
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
DACx_DATnH field descriptions
Field
Description
7–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
DATA1
DATA1
Table continues on the next page...
Chapter 25 12-bit Digital-to-Analog Converter (DAC)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
415