![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 747](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847747.webp)
• Array of 32-bit shift registers with transmit, receive and data match modes
• Double buffered shifter operation for continuous data transfer
• Shifter concatenation to support large transfer sizes
• Automatic start/stop bit generation
• Interrupt, DMA or polled transmit/receive operation
• Programmable baud rates independent of bus clock frequency, with support for
asynchronous operation during stop modes
• Highly flexible 16-bit timers with support for a variety of internal or external trigger,
reset, enable and disable conditions
39.2.3 Block Diagram
The following diagram gives a high-level overview of the configuration of FlexIO timers
and shifters.
31
0
SHIFTBUF0
SHIFTER0
31
0
SHIFTBUFi
SHIFTERi
FXIO_Dn
out/outen
FXIO_Dn
in
TIMER0
TIMERi
External Triggers
Input
Selection
Output
Selection
Timer
Selection
Figure 39-1. FlexIO block diagram
Chapter 39 FlexIO
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
747