![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 494](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847494.webp)
PIT_TCTRLn field descriptions (continued)
Field
Description
0
Timer n is disabled.
1
Timer n is enabled.
30.4.7 Timer Flag Register (PIT_TFLGn)
These registers hold the PIT interrupt flags.
Access: User read/write
Address: 4003_7000h base + 10Ch (16d × i), where i=0d to 1d
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PIT_TFLGn field descriptions
Field
Description
31–1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
0
TIF
Timer Interrupt Flag
Sets to 1 at the end of the timer period. Writing 1 to this flag clears it. Writing 0 has no effect. If enabled,
or, when TCTRLn[TIE] = 1, TIF causes an interrupt request.
0
Timeout has not yet occurred.
1
Timeout has occurred.
30.5 Functional description
This section provides the functional description of the module.
Functional description
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
494
Freescale Semiconductor, Inc.