![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 626](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847626.webp)
36.4.12 I2C SCL Low Timeout Register Low (I2Cx_SLTL)
Address: Base a Bh offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
I2Cx_SLTL field descriptions
Field
Description
SSLT[7:0]
SSLT[7:0]
Least significant byte of SCL low timeout value that determines the timeout period of SCL low.
36.4.13 I2C Status register 2 (I2Cx_S2)
Address: Base a Ch offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
1
I2Cx_S2 field descriptions
Field
Description
7
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
ERROR
Error flag
Indicates if there are read or write errors with the Tx and Rx buffers.
0
The buffer is not full and all write/read operations have no errors.
1
There are 3 or more write/read errors during the data transfer phase (when the Empty flag is not set
and the buffer is busy).
Table continues on the next page...
Memory map/register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
626
Freescale Semiconductor, Inc.