![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 759](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847759.webp)
39.3.12 Shifter Configuration N Register (FLEXIO_SHIFTCFGn)
.
Address: 4005_F000h base + 100h (4d × i), where i=0d to 3d
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
FLEXIO_SHIFTCFGn field descriptions
Field
Description
31–21
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
20–16
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
15–9
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
8
INSRC
Input Source
Selects the input source for the shifter.
0
Pin
1
Shifter N+1 Output
7
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
5–4
SSTOP
Shifter Stop bit
For SMOD=Transmit, this field allows automatic stop bit insertion if the selected timer has also enabled a
stop bit.
For SMOD=Receive or Match Store, this field allows automatic stop bit checking if the selected timer has
also enabled a stop bit.
00
Stop bit disabled for transmitter/receiver/match store
01
Reserved for transmitter/receiver/match store
10
Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0
11
Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1
Table continues on the next page...
Chapter 39 FlexIO
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
759