![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 490](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847490.webp)
30.4.1 PIT Module Control Register (PIT_MCR)
This register enables or disables the PIT timer clocks and controls the timers when the
PIT enters the Debug mode.
Access: User read/write
Address: 4003_7000h base + 0h offset = 4003_7000h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
PIT_MCR field descriptions
Field
Description
31–3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
2
Reserved
This field is reserved.
1
MDIS
Module Disable - (PIT section)
Disables the standard timers. This field must be enabled before any other setup is done.
0
Clock for standard PIT timers is enabled.
1
Clock for standard PIT timers is disabled.
Table continues on the next page...
Memory map/register description
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
490
Freescale Semiconductor, Inc.