![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 285](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847285.webp)
Address: 0h base + 0h offset = 0h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
* Notes:
The reset value is chip-dependent and can be found in the chip-specific AIPS information.
•
AIPS_MPRA field descriptions
Field
Description
31
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
30
MTR0
Master 0 Trusted For Read
Determines whether the master is trusted for read accesses.
0
This master is not trusted for read accesses.
1
This master is trusted for read accesses.
29
MTW0
Master 0 Trusted For Writes
Determines whether the master is trusted for write accesses.
0
This master is not trusted for write accesses.
1
This master is trusted for write accesses.
28
MPL0
Master 0 Privilege Level
Specifies how the privilege level of the master is determined.
0
Accesses from this master are forced to user-mode.
1
Accesses from this master are not forced to user-mode.
23
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
22
MTR2
Master 2 Trusted For Read
Determines whether the master is trusted for read accesses.
0
This master is not trusted for read accesses.
1
This master is trusted for read accesses.
21
MTW2
Master 2 Trusted For Writes
Determines whether the master is trusted for write accesses.
Table continues on the next page...
Chapter 19 Peripheral Bridge (AIPS-Lite)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
285