![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 470](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847470.webp)
TPMx_STATUS field descriptions (continued)
Field
Description
2
CH2F
Channel 2 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
1
CH1F
Channel 1 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
0
CH0F
Channel 0 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
29.4.7 Channel Polarity (TPMx_POL)
This register defines the input and output polarity of each of the channels.
Address: Base a 70h offset
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TPMx_POL field descriptions
Field
Description
31–6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
5
POL5
Channel 5 Polarity
0
The channel polarity is active high.
1
The channel polarity is active low.
4
POL4
Channel 4 Polarity
0
The channel polarity is active high
1
The channel polarity is active low.
Table continues on the next page...
Memory Map and Register Definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
470
Freescale Semiconductor, Inc.