![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 159](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847159.webp)
SIM_SCGC5 field descriptions (continued)
Field
Description
0
Clock disabled
1
Clock enabled
12
PORTD
Port D Clock Gate Control
Controls the clock gate to the Port D module.
0
Clock disabled
1
Clock enabled
11
PORTC
Port C Clock Gate Control
Controls the clock gate to the Port C module.
0
Clock disabled
1
Clock enabled
10
PORTB
Port B Clock Gate Control
Controls the clock gate to the Port B module.
0
Clock disabled
1
Clock enabled
9
PORTA
Port A Clock Gate Control
Controls the clock gate to the Port A module.
0
Clock disabled
1
Clock enabled
8–7
Reserved
This field is reserved.
This read-only field is reserved and always has the value 1.
6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
4–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 1.
0
LPTMR
Low Power Timer Access Control
Controls software access to the Low Power Timer module.
0
Access disabled
1
Access enabled
Chapter 12 System Integration Module (SIM)
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
Freescale Semiconductor, Inc.
159