GPIOx_PDOR field descriptions
Field
Description
PDO
Port Data Output
Register bits for unbonded pins return a undefined value when read.
0
Logic level 0 is driven on pin, provided pin is configured for general-purpose output.
1
Logic level 1 is driven on pin, provided pin is configured for general-purpose output.
41.3.2 Port Set Output Register (GPIOx_PSOR)
This register configures whether to set the fields of the PDOR.
Address: Base a 4h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
0
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
GPIOx_PSOR field descriptions
Field
Description
PTSO
Port Set Output
Writing to this register will update the contents of the corresponding bit in the PDOR as follows:
0
Corresponding bit in PDORn does not change.
1
Corresponding bit in PDORn is set to logic 1.
41.3.3 Port Clear Output Register (GPIOx_PCOR)
This register configures whether to clear the fields of PDOR.
Address: Base a 8h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
0
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
GPIOx_PCOR field descriptions
Field
Description
PTCO
Port Clear Output
Memory map and register definition
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
826
Freescale Semiconductor, Inc.