![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 122](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847122.webp)
Table 10-16. USB VREG Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
VOUT33
reg33_out
Regulator output voltage
O
VREGIN
reg33_in
Unregulated power supply
I
Table 10-17. SPI0 signal descriptions
Chip signal name
Module signal
name
Description
I/O
SPI0_MISO
MISO
Master Data In, Slave Data Out
I/O
SPI0_MOSI
MOSI
Master Data Out, Slave Data In
I/O
SPI0_SCLK
SPSCK
SPI Serial Clock
I/O
SPI0_PCS0
SS
Slave Select
I/O
Table 10-18. SPI1 signal descriptions
Chip signal name
Module signal
name
Description
I/O
SPI1_MISO
MISO
Master Data In, Slave Data Out
I/O
SPI1_MOSI
MOSI
Master Data Out, Slave Data In
I/O
SPI1_SCLK
SPSCK
SPI Serial Clock
I/O
SPI1_PCS0
SS
Slave Select
I/O
Table 10-19. I
2
C0 signal descriptions
Chip signal name
Module signal
name
Description
I/O
I2C0_SCL
SCL
Bidirectional serial clock line of the I
2
C system.
I/O
I2C0_SDA
SDA
Bidirectional serial data line of the I
2
C system.
I/O
Table 10-20. I
2
C1 signal descriptions
Chip signal name
Module signal
name
Description
I/O
I2C1_SCL
SCL
Bidirectional serial clock line of the I
2
C system.
I/O
I2C1_SDA
SDA
Bidirectional serial data line of the I
2
C system.
I/O
Module Signal Description Tables
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
122
Freescale Semiconductor, Inc.