![NXP Semiconductors MKL27Z128VFM4 Reference Manual Download Page 650](http://html1.mh-extra.com/html/nxp-semiconductors/mkl27z128vfm4/mkl27z128vfm4_reference-manual_1721847650.webp)
H 8
7
6
5
4
3
2
1
0
L
LPUART_D – Tx Buffer
(Write-Only)
Internal Bus
S
to
p
11-BIT Transmit Shift Register
S
ta
rt
SHIFT DIRECTION
ls
b
Parity
Generation
Transmit Control
S
hif
t E
na
bl
e
Prea
mb
le
(All
1
s)
B
re
ak
(
A
ll
0s
)
LPUART Controls TxD
TxD Direction
TO TxD
Pin Logic
Loop
Control
To Receive
Data In
To TxD Pin
Tx Interrupt
Request
LOOPS
RSRC
TIE
TC
TDRE
M
PT
PE
TCIE
TE
SBK
T8
TXDIR
Load F
rom LPU
AR
Tx_D
TXINV
BRK13
ASYNCH
MODULE
CLOCK
BAUD
Divider
OSR
Divider
Figure 37-1. LPUART transmitter block diagram
The following figure shows the receiver portion of the LPUART.
Introduction
KL27 Sub-Family Reference Manual , Rev. 5, 01/2016
650
Freescale Semiconductor, Inc.