Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 270 of 1286
REJ09B0158-0100
Bit Name
Initial
Value R/W Description
10
IC110
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= LHLH (H'5).
9
IC109
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= LHHL (H'6).
8
IC108
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= LHHH (H'7).
7
IC107
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HLLL (H'8).
[When reading]
Values read are
undefined.
[When writing]
0: No effect
1: Clears the
corresponding interrupt
mask (enables the
Interrupt)
6
IC106
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HLLH (H'9).
5
IC105
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HLHL (H'A).
4
IC104
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HLHH (H'B).
3
IC103
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HHLL (H'C).
2
IC102
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HHLH (H'D).
1
IC101
0
R/W
Clears masking of interrupt-
request generation by
IRL7
to
IRL4
= HHHL (H'E).
0 — 0 R
Reserved
This bit is always read as 0. The write value should
always be 0.
Note: ‘H’ and ‘L’ indicate high- and low-level input on the corresponding IRQ/
IRL
pin. For the
relationship between the input signal level and the priority level, refer to table 10.11.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...