Section 28 General Purpose I/O (GPIO)
Rev.1.00 Dec. 13, 2005 Page 1062 of 1286
REJ09B0158-0100
Table 28.3 Register States of GPIO in Each Processing Mode
Register Name
Abbrev.
Power-on
Reset by
PRESET
Pin/
WDT/H-UDI
Manual Reset
by WDT/
Multiple
Exception
Sleep
by SLEEP
Instruction
Port A control register
PACR
H'0000
Retained
Retained
Port B control register
PBCR
H'0000
Retained
Retained
Port C control register
PCCR
H'0000
Retained
Retained
Port D control register
PDCR
H'0000
Retained
Retained
Port E control register
PECR
H'3000
Retained
Retained
Port F control register
PFCR
H'0000
Retained
Retained
Port G control register
PGCR
H'0000
Retained
Retained
Port H control register
PHCR
H'FFFF
Retained
Retained
Port J control register
PJCR
H'FFFF
Retained
Retained
Port K control register
PKCR
H'FFFF
Retained
Retained
Port L control register
PLCR
H'FFFF
Retained
Retained
Port M control register
PMCR
H'FFFF
Retained
Retained
Port A data register
PADR
H'00
Retained
Retained
Port B data register
PBDR
H'00
Retained
Retained
Port C data register
PCDR
H'00
Retained
Retained
Port D data register
PDDR
H'00
Retained
Retained
Port E data register
PEDR
H'x0
Retained
Retained
Port F data register
PFDR
H'00
Retained
Retained
Port G data register
PGDR
H'00
Retained
Retained
Port H data register
PHDR
H'xx
Retained
Retained
Port J data register
PJDR
H'xx
Retained
Retained
Port K data register
PKDR
H'xx
Retained
Retained
Port L data register
PLDR
H'00
Retained
Retained
Port M data register
PMDR
H'0x
Retained
Retained
Port E pull-up control register PEPUPR
H'FF
Retained
Retained
Port H pull-up control register
PHPUPR
H'FF
Retained
Retained
Port J pull-up control register
PJPUPR
H'FF
Retained
Retained
Port K pull-up control register PKPUPR
H'FF
Retained
Retained
Port M pull-up control register
PMPUPR
H'FF
Retained
Retained
Input pin pull-up control register 1
PPUPR1
H'FFFF
Retained
Retained
Input pin pull-up control register 2
PPUPR2
H'FFFF
Retained
Retained
On-chip module select register
OMSELR
H'0000
Retained
Retained
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...