Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 276 of 1286
REJ09B0158-0100
10.3.9
On-chip Module Interrupt Priority Registers (INT2PRI0 to INT2PRI7)
INT2PRI0 to INT2PRI7 are 32-bit readable/writable registers used to set priorities (levels 31 to 0)
for the on-chip module interrupts. INT2PRI0 to INT2PRI7 are initialized to H'0000 0000 by a
reset.
INT2PRI0 to INT2PRI7 contain five-bit fields that are used to set up to 30 priority levels for the
individual interrupt sources (interrupt requests are masked by settings of H'00 and H'01).
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R
R
R
R/W
R/W
R/W
R/W
R/W
R
R
R
Bit:
Initial value:
R/W:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R
R
R
R/W
R/W
R/W
R/W
R/W
R
R
R
Bit:
Initial value:
R/W:
Table 10.5 shows the correspondence between interrupt request sources and bits in INT2PRI0 to
INT2PRI7.
Table 10.5 Interrupt Request Sources and INT2PRI0 to INT2PRI7
Bits
Register
28 to 24
20 to 16
12 to 8
4 to 0
INT2PRI0
TMU channel 0
TMU channel 1
TMU channel 2
TMU channel 2
input capture
INT2PRI1
TMU channel 3
TMU channel 4
TMU channel 5
RTC
INT2PRI2
SCIF channel 0
SCIF channel 1
WDT
Reserved
INT2PRI3
H-UDI
DMAC channels 0
to 5
DMAC channels 6
to 11
Reserved
INT2PRI4
CMT
HAC
PCIC (0)
PCIC (1)
INT2PRI5 PCIC
(2) PCIC
(3)
PCIC (4)
PCIC (5)
INT2PRI6
SIOF HSPI MMCIF
SSI
INT2PRI7 FLCTL GPIO
Reserved Reserved
Note: A larger value corresponds to a higher priority. The interrupt request is masked when the
bits are set to H'00 or H'01. For details, see the description above.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...