Section 31 Electrical Characteristics
Rev.1.00 Dec. 13, 2005 Page 1188 of 1286
REJ09B0158-0100
31.3.6
PCIC Module Signal Timing
Table 31.10 PCIC Signal Timing (in PCIREQ/PCIGNT Non-Port Mode) (1)
(V
DDQ
= 3.0 to 3.6 V, V
DD
= 1.25 V, T
a
=
−
20 to 75
°
C/–40 to 85
°
C, C
L
= 30 pF)
33 MHz
66 MHz
Pin
Item
Symbol Min Max Min Max Unit Figure
Clock cycle
t
PCICYC
30 — 15 30 ns 31.30
Clock pulse width (high)
t
PCIHIGH
11 — 6 — ns 31.30
Clock pulse width (low)
t
PCILOW
11 — 6 — ns 31.30
Clock rise time
t
PCIr
— 4 — 1.5 ns 31.30
PCICLK
Clock fall time
t
PCIf
— 4 — 1.5 ns 31.30
Input setup time
t
PCISU
3 — 3 — ns 31.32
IDSEL
Input hold time
t
PCIH
1.5 — 1.5 — ns 31.32
Output data delay time
t
PCIVAL
2 10
2 6 ns 31.31
Tri-state drive delay time
t
PCION
2 10
2 6 ns 31.31
Tri-state high-impedance
delay time
t
PCIOFF
2 12
2 6 ns 31.31
Input setup time
t
PCISU
3 — 3 — ns 31.32
AD31–AD0
CBE3–CBE0
PAR
PCIFRAME
IRDY
TRDY
STOP
LOCK
DEVSEL
PERR
Input hold time
t
PCIH
1.5 — 1.5 — ns 31.32
Output data delay time
t
PCIVAL
2 10
2 6 ns 31.31
Tri-state drive delay time
t
PCION
2 10
2 6 ns 31.31
Tri-state high-impedance
delay time
t
PCIOFF
— 12 — 6 ns 31.31
Input setup time
t
PCISU
3 — 3 — ns 31.32
REQ0
/
REQOUT
REQ3
–
REQ1
GNT0
/
GNTIN
GNT3
–
GNT1
Input hold time
t
PCIH
1.5 — 1.5 — ns 31.32
Tri-state drive delay time
t
PCION
2 10
2 6 ns 31.31
Tri-state high-impedance
delay time
t
PCIOFF
2 12
2 6 ns 31.31
Input setup time
t
PCISU
3 — 3 — ns 31.32
SERR
INTA
–
INTD
Input hold time
t
PCIH
1.5 — 1.5 — ns 31.32
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...